| Function                              | Definition                                         | ARMv8                    | MIPS64             | PowerPC                               | SPARC v.9 |
|---------------------------------------|----------------------------------------------------|--------------------------|--------------------|---------------------------------------|-----------|
| Load/store<br>multiple registers      | Loads or stores 2 or more registers                | Load pair,<br>store pair |                    | Load store multiple (<=31 registers), |           |
| Cache<br>manipulation and<br>prefetch | Modifies status of a cache line or does a prefetch | Prefetch                 | CACHE,<br>PREFETCH | Prefetch                              | Prefetch  |

FIGURE E.17 Data transfer instructions not found in RISC-V core but found in two or more of the five desktop architectures. SPARC requires memory accesses to be aligned, while the other architectures support unaligned access, albeit, often with major performance penalties. The other architectures do not require alignment, but may use slow mechanisms to handle unaligned accesses. MIPS provides a set of instructions to handle misaligned accesses: LDL and LDR (load double left and load double right instructions) work as a pair to load a misaligned word; the corresponding store instructions perform the inverse. The Prefetch instruction causes a cache prefetch, while CACHE provides limited user control over the cache state.

Copyright © 2021 Elsevier Inc. All rights reserved